
Principal Package Design Engineer
17 hours ago
Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs' Intelligent Connectivity Platform integrates CXL, Ethernet, PCIe, and UALink semiconductor-based technologies with the company's COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. Discover more at
Overview
Astera Labs Inc. is a fabless semiconductor company that develops purpose-built connectivity solutions to remove performance bottlenecks in compute-intensive workloads such as artificial intelligence and machine learning. To support our rapid growth, we are hiring a Lead IC Package Designer with extensive experience in complex ASIC package design using Cadence APD. Background in SI/PI is a plus.
Job Description
As an Astera Labs Lead Package Design Engineer, you will take ownership of package design and layout for Astera Labs' portfolio of connectivity products deployed by the world's leading cloud service providers and server/networking OEMs. You will be responsible for driving package substrate design from definition to tape-out, including performance optimization, design for manufacturing, and sign-off verification. You will also provide technical guidance within the package design team: mentoring junior designers, guiding best practices in APD, reviewing design work for quality and consistency, and working closely with SI/PI, product engineering, and hardware teams to ensure first-pass success. You will also help shape design flows, champion productivity improvements, and represent package design expertise in cross-functional discussions.
Basic Qualifications
- BS/MS in Engineering (Electrical, Mechanical, Materials Science, Physics, or related field).
- 8+ years of experience in Cadence APD/SiP with a track record of independently designing and releasing FCBGA/FCCSP packages from concept to tape-out.
- Proven experience leading package design efforts, reviewing and mentoring other designers, and setting technical directions.
- Deep understanding of BGA substrate technologies, stackups, design rules, and assembly processes.
- Familiarity with package reliability, SI/PI, and design sign-off methodologies.
- Entrepreneurial, open-minded, and hands-on work ethic with the ability to drive multiple priorities in a dynamic environment.
- Strong collaboration and communication skills to work effectively across functions and influence outcomes.
Required Experience
- Expert proficiency in Cadence APD/SiP (this is a must have). Able to design large-body BGAs from concept through tape-out with minimal guidance.
- Strong knowledge of package BOM integration, layer stackup, padstacks, constraint setup (physical and electrical), SMT component design, and optimization based on SI/PI feedback.
- Experience running and interpreting DRC/DRV/LVS/DFM checks, generating documentation, and releasing Gerbers/artwork.
- Ability to conduct feasibility studies such as fan-out, mock-ups, and layer/package size reduction.
- Understanding of package manufacturing flow, supply chain considerations, reliability, and risk management.
- Technical leadership in driving new APD design flows, methodologies, and automation (working with vendors or through scripting).
Preferred Experience
- Multi-chip, interposer, 2.5D or heterogeneous package design experience is a plus.
- Proficiency in scripting languages for design and reporting automation is a plus.
The base salary range is $175,750.00 USD – $230,000.00 USD. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.
We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.
-
Principal Package Design Engineer
17 hours ago
Taipei, Taiwan Astera Labs Full time $175,750 - $230,000Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs' Intelligent Connectivity Platform integrates CXL, Ethernet, PCIe, and...
-
Lead Package Design Engineer
17 hours ago
Taipei, Taiwan Astera Labs Full time $120,000 - $180,000 per yearAstera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs' Intelligent Connectivity Platform integrates CXL, Ethernet, PCIe, and...
-
Principal Reliability Engineer
17 hours ago
Taipei, Taiwan Dell Technologies Full time NT$1,200,000 - NT$2,400,000 per yearPrincipal Reliability EngineerJoin us to do the best work of your career and make a profound social impact as a Principal Reliability Engineer on our Reliability/Shock/Vibration Engineering Team in Taipei, Taiwan.What you'll achieveAs a vital member of our cross-functional engineering team, you will be instrumental in delivering infrastructure hardware...
-
Sr. Packaging Design and NPI Engineer
17 hours ago
Kaohsiung City, Kaohsiung City, Taiwan Synaptics Incorporated Full time NT$1,200,000 - NT$2,400,000 per yearDescriptionSynaptics is leading the charge in AI at the Edge, bringing AI closer to end users and transforming how we engage with intelligent connected devices, whether at home, at work, or on the move. As the go-to partner for the world's most forward-thinking product innovators, Synaptics powers the future with its cutting-edge Synaptics Astra AI-Native...
-
Principal Product Designer
3 days ago
Taipei, Taiwan Crypto Full time NT$900,000 - NT$1,200,000 per yearThe Opportunity:We're seeking a Principal Product Designer to join the Innovation Lab, a protected environment to design and build new ideas, features and products that find their way into our services, or break new ground in new industries. You'll create simple prototypes that evolve into end-to-end experiences that draw on your product thinking and high...
-
PMIC Principal Test Engineer
17 hours ago
Taipei, Taipei City, Taiwan Rambus Full time $100,000 - $150,000 per yearOverviewRambus, a premier chip and silicon IP provider, is seeking to hire an exceptional Principal Test Engineer to join our Operations team in Taiwan. Candidates will be joining some of the brightest inventors and engineers in the world to develop products that make data faster and safer.As a Principal Test Engineer, the candidate will be reporting to...
-
Principal Engineer, RTL Design
17 hours ago
Zhubei City, Taiwan Sandisk Full time $125,000 - $175,000 per yearCompany Description Sandisk understands how people and businesses consume data and we relentlessly innovate to deliver solutions that enable today's needs and tomorrow's next big ideas. With a rich history of groundbreaking innovations in Flash and advanced memory technologies, our solutions have become the beating heart of the digital world we're living in...
-
Software Principal Engineer
2 weeks ago
Taipei, Taiwan Dell Technologies Full time NT$200,000 - NT$250,000 per yearSoftware Principal EngineerThe Software Engineering team delivers next-generation application enhancements and new products for a changing world. Working at the cutting edge, we design and develop software for platforms, peripherals, applications and diagnostics — all with the most advanced technologies, tools, software engineering methodologies and the...
-
Test Principal Engineer
4 days ago
Taipei, Taipei City, Taiwan Dell Technologies Full time NT$1,200,000 - NT$3,600,000 per yearValidation Principal EngineerWhen your products transform the way we live and work, nothing can be left to chance. Our Test Engineering team takes charge of the testing, evaluation and validation of all our devices. We're a team of expert engineers responsible for the development of all test cases and test tools to ensure the functionality and compatibility...
-
Mechanical Principal Engineer
4 days ago
Taipei, Taiwan Dell Technologies Full time NT$1,200,000 - NT$2,400,000 per yearServiceability & Manufacturability HW Device Mechanical EngineerMechanical Engineering leads and delivers the development of innovative and compliant mechanical design solutions, as well as cross-functional interfaces for desktop, portable and server computer systems and peripherals. Our team conducts the analysis, feasibility studies and testing of...